

## Department of Artificial Intelligence and Data Science

| Experiment No. 2                   |
|------------------------------------|
| Basic gates using universal gates. |
| Name:Kiran Vishnu Dhuri            |
| Roll Number: 07                    |
| Date of Performance:               |
| Date of Submission:                |

**Aim** - To realise the gates using universal gates.

## **Objective** -

- 1) To study the realisation of basic gates using universal gates.
- 2) Understanding how to construct any combinational logic function using NAND or NOR gates only.

### Theory -

AND, OR, NOT are called basic gates as their logical operation cannot be simplified further. NAND and NOR are called universal gates as using only NAND or only NOR, any logic function can be implemented.

#### **Components required -**

- 1. IC's 7400(NAND) 7402(NOR)
- 2. Bread Board.
- 3. Connecting wires.



# Department of Artificial Intelligence and Data Science

### Circuit Diagram -

### Implementation using NAND gate:



A Y 0 1 1 0

(b) AND gate:

$$Y = A \cdot B$$





(c) OR gate:

Y = A + B





(d) NOR gate:

Y = (A + B)'



| A | В | Y |
|---|---|---|
| 0 | 0 | 1 |
| 0 | 1 | 0 |
| 1 | 0 | 0 |
| 1 | 1 | 0 |

(e) Ex-OR gate:  $Y = A \oplus B$ 



| A | В | Y |
|---|---|---|
| 0 | 0 | 0 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 0 |



## Department of Artificial Intelligence and Data Science

## Implementation using NOR gate:



Y = A'



| A | Y |
|---|---|
| 0 | 1 |
| 1 | 0 |

(b) AND gate:

$$Y = A \cdot B$$



| A | В | Y |
|---|---|---|
| 0 | 0 | 0 |
| 0 | 1 | 0 |
| 1 | 0 | 0 |
| 1 | 1 | 1 |

(c) OR gate:

$$Y = A + B$$



| A | В | Y |
|---|---|---|
| 0 | 0 | 0 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 1 |

(d) NAND gate:

$$Y = (AB)'$$



| A | В | Y |
|---|---|---|
| 0 | 0 | 1 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 0 |

(e) Ex-NOR gate:

$$Y = A \odot B = (A \oplus B)'$$

| 0 | 0 | . 1 |
|---|---|-----|
| 0 | 1 | 0   |
| 1 | 0 | 0   |
| 1 | 1 | 1   |

|   |   | 7 |   |  |
|---|---|---|---|--|
| Α | 7 |   | Y |  |
| в | 1 | 7 |   |  |
|   |   |   |   |  |

#### **Procedure:**

- a) Connections are made as per the circuit diagrams.
- b) By applying the inputs, the outputs are observed and the operations are verified with the help of a truth table.

#### **Screenshot:**

CSL302: Digital Logic & Computer Organization Architecture Lab



## Department of Artificial Intelligence and Data Science



#### **Conclusion -**

In conclusion, Experiment 2 provided a valuable insight into the practical realisation of basic gates using universal gates, namely NAND and NOR gates. By following the circuit diagrams and applying inputs, we successfully observed and verified the logic operations of these gates. This experiment underscored the significance of NAND and NOR gates as universal gates, capable of constructing any combinational logic function. It deepened our comprehension of the versatility of these gates in digital logic design. Understanding the practical application of universal gates is a fundamental aspect of digital logic and is essential for more complex circuit design and analysis.